3D集成垂直CMOS与逻辑电路。图片来源:Nature
Kiseok Kim(论文一作)表示,“传统的三维芯片需要在硅片之间打孔,这一过程限制了堆叠层数、对准精度和良品率,而我们的基于生长的方法能够同时解决所有这些问题”。如今,Jeehwan Kim教授创办了一家公司——FS2(Future Semiconductor 2D materials),尝试商业化他们的堆叠芯片设计,“我们的技术不限于三维逻辑芯片,还包括三维存储器以及它们的组合,下一步是实现规模化,以展示专业级AI芯片的运行”。[3] 原文(扫描或长按二维码,识别后直达原文页面):Growth-based monolithic 3D integration of single-crystal 2D semiconductorsKi Seok Kim, Seunghwan Seo, Junyoung Kwon, Doyoon Lee, Changhyun Kim, Jung-El Ryu, Jekyung Kim, Jun Min Suh, Hang-Gyo Jung, Youhwan Jo, June-Chul Shin, Min-Kyu Song, Jin Feng, Hogeun Ahn, Sangho Lee, Kyeongjae Cho, Jongwook Jeon, Minsu Seol, Jin-Hong Park, Sang Won Kim & Jeehwan KimNature2024, 636, 615–621. DOI: 10.1038/s41586-024-08236-9 参考文献:[1] K. Kim, et al., Non-epitaxial single-crystal 2D material growth by geometric confinement. Nature 2023, 614, 88-94. DOI: 10.1038/s41586-022-05524-0[2] MIT engineers grow “perfect” atom-thin materials on industrial silicon wafers.https://news.mit.edu/2023/2d-atom-thin-industrial-silicon-wafers-0118[3] MIT engineers grow “high-rise” 3D chips.https://news.mit.edu/2024/mit-engineers-grow-high-rise-3d-chips-1218 (本文由小希供稿)